# Modeling and Simulation of Cylindrical Gate OTFT and its Application in Digital Circuits

<sup>1</sup> Anshu Singh, <sup>2</sup> Vishal Ramola
 <sup>1</sup>M.Tech Student, <sup>2</sup>Assitant Professor
 <sup>1</sup>VLSI DESIGN,
 <sup>1</sup> Faculty of Technology, Uttarakhand Technical University, Dehradun, INDIA

Abstract –Carbon based electronics (i.e. organic molecules) has opened the new gates and unexplored possibilities of swiftly-growing industrial field in organic electronics market transporting to this area novel dimension of flexibility and thinness. A lot of novel performs are anticipated for boosting the device and circuit performance. CG-OTFT i.e. cylindrical gate organic thin film transistors are one of these techniques which are used for the enhancement of the OSCs based devices and circuits application. Analytical modeling of CG-OTFT is done in different regions. In this research paper depth analysis of the CG-OTFT for different modes of operation (Linear and Saturation region) in terms of Drin current  $I_d$ ,  $I_{ON/IOFF}$ ,  $V_{th}$ ,  $\mu$ , and SS is done. In this paper electrical behavior of cylindrical OTFT is examined using 2D Atlas numerical simulators. Moreover this, cylindrical organic thin film transistor are examined. Additionally, we introduce p-type organic inverter-circuits with DLL and ZVLL topology using CG structures. Finally we obtained the Voltage Transfer Characteristics and Transient Response of the Cylindrical Gate Inverter in DLL and ZVLL Mode.

*Index Terms* – Organic Semiconductor Material (OSC), Organic Thin Film Transistor (OTFT), Cylindrical Gate-OTFT (CG-OTFT), Diode-Load-Logic (DLL, Zero-Vgs-Load-Logic (ZVLL).

## I. INTRODUCTION

Transistor having organic semiconductor (small molecules /conducting polymers) as active layer to current flow. The transistors quickly supplanted vacuum tubes, which are cumbersome and high in power utilization, and turned into the fundamental components of incorporated circuits. The transistors comprise of diffused deplete and source locales in mass semiconducting materials. The most considered and broadly utilized material for device is without doubt is Si. Its comparable semiconductor properties and its related costs (Raw material/ Fabrication) make it a perfect possibility for most of the requirements of today application. Researchers realized in 1970 that some applications, like displays, RFID tags, required large array of low cost electronics which was not possible with silicon. This marked the advent of amorphous silicon TFTs (a-Si-TFTs). Carbon based semiconductors permitted researchers and specialists to create gadgets with advance elements and diminished costs, creating this innovation turn into a head contender for a few divisions of electronics [1].

OSCs can be produced and handled at normal conditions (temperature and humidity), building their creation simpler and less expensive than for routine Si and inorganic-semiconductors; they can be flexible, adaptable, transparent and created over substantial ranges as well as on non planar-geometry; totally plastic-gadgets can be figured it out. Their exhibitions, contrasted with Si, are yet low-grade: transporter versatility that is carrier mobility is range of size lower, regardless of the fact that this to a great extent expanded in the most recent years. Discovery and Development of the conducting polymers (Polyacetylene-pure state is poor conductor +  $I_2$ ) by Dr. H. Shirakawa, Dr .Alan G .MacDiarmid and Dr. Alan. J. Heeger created a new research field in 1976 [2]. Organic Materials: Polymers: Polythiophene group (P3HT, P3OT, and P3AT) and Small Molecules: Pentacene, CuPc, F16CuPC are generally used in the OSCs layers. Nobel Prize in Chemistry in 2000 was given for the same [3].

Polymeric transistors are transistors that use organic molecules, conducting polymers rather than silicon for their active material. Polymer materials have advantage of being amendable to specific deposition techniques. High performance requires high ordering, especially in the vicinity of the insulator- OSC interface. The OTFT structure the very premise of flexible devices, which is one of the promising innovations. Flexible electronics will open up a wide and creative application field for different sensors, display panels, e-skin, e-paper and RFID tags.

The growth of advance electronics has raise to understanding of devices with different geometries for different application. For example, cylindrical geometries are regularly used to get device-size lessening without the event of short channel impacts, similar to conventional MOSFET [4]. Cylindrical geometry has been utilized where long yarn-like structures are required for adaptable hardware and e-material application. Cylindrical geometry is intended for size lessening with great bowing strength, hysteresis free operation and high pressing thickness, too. This field has as of newly in a solid attention for various purpose that are possibly because of this new innovation: Advance material textile scheme for biomedical observing capacities, man-machine interfaces, and so on.

Manufacture of CG-OTFT starts with a metallic fiber core of yarn (fiber) that functions as the gate terminal (electrode), which is secured by thin insulating (protecting) layer. After that point organic semiconductor layer is kept on the insulator. Lastly Source and Drain contacts that can be comprised of conductive polymer or metal are framed through various procedures (either thermal evaporation or delicate lithography techniques) [1]. The CG-OTFT schematic diagram is represented in Fig. 1



Fig. 1 Schematic of Cylindrical Gate Organic Thin Film Transistor.

A cylindrical organic thin film transistor does not have body effect and short channel effect as conventional MOSFETs or inorganic transistors have. Cylindrical organic thin film transistors can be made either on a solitary substrate of yarn or at the crossing point of two confined yarn. Up-to-date, only a few steps have been done towards realization of organic-based e-textile devices [5].

This paper is divided into SIX sections, including the current introductory Section I, in this part basic idea of organic electronics and organic thin film transistor, as well as CG-OTFT illustrated. This is followed by Section II where modeling of cylindrical gate OTFT is discussed. After this simulation setup is discussed and this employed for the analyses of the performance of CG-OTFT in section III. In section IV discussed the electrical characteristics of the device and extraction of parameters of CG-OTFT. After this the Section V makes the discussion about the implementation of organic inverter based on CG-OTFT, and also discuss about DLL and ZVLL configuration for the operation of CG-OTFT inverter circuits. Finally, important conclusions about the of the recommended work in brief have been discussed in Section VI.

#### II. MODELING: CG-OTFT

Analytical model has been derived by considering cross section of cylindrical gate OTFT structure as shown in Fig. 2.



Fig.2. Cylindrical Gate Organic Thin Film Transistor: Cross Section representation.

• Capacitance,  $C_i$ :

$$C_{i} = \frac{\varepsilon_{i}}{r_{i} \ln\left(\frac{r_{i}}{r_{g}}\right)}$$
(1)

here,  $r_i$  = insulator radius,  $r_g$  = gate radius,  $\varepsilon_i$  = dielectric permittivity (3 $\varepsilon_0$ ),  $\varepsilon_0$  = 8.85 × 10<sup>-12</sup> f/m<sup>2</sup>

• Channel Width, Z:

$$Z = \left(2 \times \pi \times r_i\right) \tag{2}$$

• Channel Length, L: (For cylindrical OTFT)

$$Z = L \tag{3}$$

Linear Drain Current:

$$I_{d,lin} = \left(\frac{Z \times \mu \times C_i}{L}\right) \times \left[ \left(V_g - V_{th}\right) V_d - \frac{1}{2} V_d^2 \right]$$

$$= \frac{2\pi}{L} \frac{\varepsilon_i}{\ln\left(\frac{r_i}{r_g}\right)} \mu \times \left[ \left(V_g - V_{th}\right) V_d - \frac{1}{2} V_d^2 \right]$$

$$(4)$$

$$2\pi c_{eee} \mu \left[ \left(V_g - V_{eee}\right) \left(V_g - R_s L_s\right) - \frac{\left(V_d - R_s I_d\right)^2}{2} \right]$$

$$(5)$$

$$I_{d,lin} = \frac{2\pi\varepsilon_i \mu}{L\ln\left(\frac{r_i}{r_a}\right)} \left[ \frac{(V_g - V_{th})(V_d - R_s I_d) - \frac{v_d - s_s d}{2}}{2} \right]$$
(6)

here,  $V_g$  = gate voltage,  $V_d$  = drain voltage,  $\mu$  = mobility,  $V_{th}$  = threshold voltage,  $R_S$  = contact resistance.

• Saturation Drain Current:

$$I_{dsat} = \left(\frac{Z \times \mu \times C_i}{L}\right) (V_g - V_{th})^2$$
(7)

Figure 3 shows the output characteristics of cylindrical gate OTFT calculated by analytical modeling in MATLAB [6].



Fig.3. Output characteristics of CG-OTFT evaluated by analytical modeling in Matlab

#### **III. SIMULATION SETUP**

The CG-OTFT device that we have used for our simulation purpose has a channel length of (*L*) of 100 $\mu$ m and the width of the channel (*Z*) is 100 $\mu$ m because for cylindrical OTFTs Z=L. The p-type OSC material named Pantacene (small molecules OSCs organic material) with the mobility ( $\mu$ = 0.15–5.0 (cm<sup>2</sup>/V s)) and ON/OFF Current ratio (I<sub>ON</sub>/I<sub>OFF</sub>= 10<sup>3</sup>–10<sup>9</sup>) is used in OSC layer. The Gate used here is of Aluminum. Gold is used as a source/drain contact; Al<sub>2</sub>O<sub>3</sub> is used for insulator layer material.

| TABLE I. DIMENSIONS OF CILINDRICAL GATE DEVICE FOR ANALISIS |           |           |  |  |
|-------------------------------------------------------------|-----------|-----------|--|--|
| Usage                                                       | Material  | Thickness |  |  |
| Gate                                                        | Al        | 10 nm     |  |  |
| Insulator Thickness                                         | $Al_2O_3$ | 5 nm      |  |  |
| Source/Drain Contact                                        | Gold (Au) | 20 nm     |  |  |
| Organic Semiconductor                                       | Pentacene | 25 nm     |  |  |
| Distance between S/D                                        | Air       | 20 nm     |  |  |

The analysis of cylindrical gate OTFT device is accomplished by state of the commercial standard ATLAS 2-D numerical device simulator by Silvaco INC [7]. Atlas simulator uses the Poole-Frenkel model which is a type of mobility model for analyzing the electrical behavior of the device. That model can be illustrated as:

$$\mu(E) = \mu_0 \exp\left[-\frac{\Delta}{kT} + \left(\frac{\beta}{kT} - \gamma\right)\sqrt{E}\right]$$
(8)

Here  $\mu$  (*E*) is the field mobility, *E* is the electric-field, and  $\mu_0$  is use to describe the field-mobility at No applied-bias. The  $\Delta$  grants the sign of the creation energy, whereas  $\beta$  is factor of Hole Poole-Frenkel and  $\gamma$  is the fitting parameter. This model describes the method of conduction in the gadget which is because of the thermal-excitation of the strikes charge-carriers in an increased electric field. On every occasion when the V<sub>g</sub> is enhancing, the  $\mu$  as well as also rises therefore illumination the hopping carrying method in the OTFT's device

## IV. CG-OTFT: PERFORMANCE PARAMETER EXTRACTION & ELECTRICAL CHARACTERISTICS

The response of the OTFT based on Cylindrical Gate using Pentacene as OSC material together with the simulated structure of the device is shown in Fig. 4 (a). It is followed by two characteristics I V/s V curves of the device which includes the voltage-transfer curve shown in Fig. 4 (b) and the output curve in Fig. 4 (c).



Fig.4. Schematic structure and characteristics of CG- OTFT (a) Structure of the device, (b) Transfer characteristic, (c) Output characteristics.

A Table II shows the Extracted performance parameter of simulated cylindrical gate OTFT.

| Parameters Name                   | Simulated Data |
|-----------------------------------|----------------|
| Threshold Voltage $V_t$ (V)       | -1.94          |
| Sub-threshold Slope S.S. (V/Dec.) | 0.106          |
| Current Ratio $(I_{ON}/I_{OFF})$  | 7.05           |

| Parameters Name                                   | Simulated Data        |
|---------------------------------------------------|-----------------------|
| Field Effect Mobility $\mu$ (cm <sup>2</sup> /Vs) | 0.04                  |
| Transconductance $g_m$                            | 9.23×10 <sup>-6</sup> |

## V. ORGANIC INVERTER BASED ON CYLINDRICAL GATE ORGANIC THIN FILM TRANSISTOR.

A complementary circuit is viewed as the mainly essential circuit component in CMOS innovation. This segment investigates the execution of different complementary circuits that include unlike device arrangement.

Mainly organic complementary (inverter) circuits build use of holes based (p-type) designs merely, because of lower instability and mobility of their n-type complements. The electron based (n-type) transistors are further perceptive to air, moisture and oxygen than holes based (*p*-types). Surrounded by existing (p-type) OSCs, pentacene be the favorite OSC. The inverter circuit actualize into this effort in various arrangements depend on just p-type gadgets in order to accomplish better execution. The two different configurations i.e. Diode-Load Logic (DLL) and Zero-V<sub>gs</sub>-Load Logic (ZVLL) are used for investigation of behavior of inverters (organic) with dynamic and static behaviors using Cylindrical Gate CG-OTFT. It is examined that CG based inverters circuit in distinct designs go one better than the DG and SG. To make sure the best possible function of inverter circuit, some dependability focuses' ought to be considered, particularly; the propagation delay and noise margin [8].

Uncomplicated circuit design, operational robustness, less static power utilization factors are chief benefits of organic (complementary) inverter. Inorganic and/or organic transistor inverter circuits have been considered by a few scientists. With the aim of develop organic inverter circuits, two methodologies are accounted: firstly integrate p and n-type or am-bipolar transistors and secondly two identical transistors are utilizing onto a same substrate. On the other hand, trouble in getting an appropriate material for n-channel TFT drove the specialists to recommend the p-organic inverter.

Basically the single gate (SG) OTFT inverter circuits are represented as in the DLL mode and ZVLL mode are shown in the Fig.5. In a conventional complementary MOS circuit, Pull down system with n-type OTFT [9] is replaced with a single n type OTFT. Configuring them together to perform a particular operation. On contrary to this approach the second method focuses on the deposition of the whole circuit in a single wafer surface to reduce the inter -connects.



Fig.5. SG OTFT inverter based on (a) DLL (b) ZVLL

Now the performance of organic inverter circuit in DLL and ZVLL mode are evaluated using CG-OTFTs. In DLL arrangement, to keep constant  $I_{ds}$ , Drain and Gate of load transistor are shorted like revealed in Fig.6. Distinct ZVLL arrangement shown in Fig.7, for enhancement-mode and kindly depletion-mode transistors DLL arrangement is well-suited. This category of logic, so, displays more strength and provides more rapidly circuits.





Fig.7. CG OTFT inverter based on DLL Mode.

On the other hand, in contrast to ZVLL arrangement, the gain and voltage swing are poorer in DLL, seeing as, the pull-down setup always residue in ON condition to facilitate opposes the  $V_{OL}$  (output-low-voltage) to achieve ground stage.

In this research, only p-type transistors are assumed for the both of logic circuits for organic inverters. Both logic gates of the CG transistor are to be shorted together, and as a result they operate in the CG mode.  $V_{IN}$  Input voltage is swing from 0V to 10V

1794

and supply of  $V_{DD} = 10$  V is applied. Voltage transfer characteristics of CG-OTFT based inverter circuit are shown in Fig.8 (a) in DLL mode and (b) in ZVLL mode.



Fig.8. VTCs of Cylindrical-Gate inverter circuit at  $V_{DD}=10V$  (a) DLL mode (b) ZVLL mode. It is analyzed from VTC (voltage-transfer-characteristics) shown in Fig.8 (a) and (b), that the  $V_{OUT}$  swing for CG-device using DLL configuration is higher as comparable to ZVLL configuration logics of the organic inverter circuits.

Figure 9(a) and 9(b) illustrate the transient responses of DLL and ZVLL inverter circuits, respectively. Table III precise the performance parameters of CG and their complementary (inverter) circuits in ZVLL and DLL configuration. Additionally, Myny et al. [10] recognized that DLL circuits are relatively faster and more quickly than ZVLL circuit, while, ZVLL inverters show superior static performance. Comparison along with inverter circuits demonstrates that the whole performance of Zero-Vgs-Load Logic is better in contrast to Diode- Load Logic configuration. On the other hand, CG-OTFTs can out-perform in gain, propagation delay and voltage swing since its lower  $V_{th}$  and higher  $I_{ON}/I_{OFF}$  ratio.



Fig.9. Transient Response of Cylindrical-Gate inverter circuit in (a) DLL mode (b) ZVLL mode

For that reason, application of organic inverter based on CG-OTFT be capable of consider as a practical alternative to enhance the supremacy of digital electronics structure block for bigger integration keen on digital description except at the expenditure of additional power-consumption.

| Mode | VDD | Vон | VIH | Vol | VIL | NMH | NML |
|------|-----|-----|-----|-----|-----|-----|-----|
| DLL  | 10  | 8   | 7.5 | 0.5 | 4   | 1.5 | 3.5 |
| ZVLL | 10  | 9   | 8   | 0.5 | 5   | 1   | 4.5 |

| TABLE III. | EXTRACTED | PERFORMANC | <b>E PARAMETER</b> | OF CG-OTFT:  |
|------------|-----------|------------|--------------------|--------------|
|            |           |            |                    | 01 00 011 11 |

#### VI. Conclusion

In this paper we have done the modeling and simulation of the CG-OTFT device. This device is based on the *p*-type small molecule OSC material i.e. Pentacene material. We obtained the proposed model of OTFTs with Cylindrical geometry, in which geometry of the gate is cylindrical. Analytical Modeling of CG-OTFT done with the two different regions such as Linear and Saturation region. We obtained the Drain currents in these two regions and made a modeling structure of CG-OTFT. In simulation part we achieved an 2D structure of CG-OTFT device with their transfer and output characteristics, and it is clear

IJEDR1602314 Inte

1795

from the extracted performance parameters and characteristics of CG-OTFT that cylindrical gate mode is superior than the planar device structure. After this a digital circuit application is implemented with the help of cylindrical gate OTFT i.e. we implemented the organic inverter based on CG-OTFT in two different configurations. *DLL* and *ZVLL* mode are utilized to get the inverter circuit. And from the extracted parameters and VTCs and output curve of this inverter we analyzed that *DLL* circuits are relatively faster and more quickly than *ZVLL* circuit, while, *ZVLL* inverters show superior static performance.

#### REFERENCES

- [1] B. Kumar, B. K. Kaushik and Y. S. Negi, "Organic thin film transistors: Structure, models, materials, fabrication, and applications: A review", Polymer Review, vol. 54, no. 1, pp. 33-111, Sept. 2013.
- [2] H.Shirakawa, E.J.Louis, A.G.MacDiarmid, C.K.Chiang and A.J.Heeger, "Electrical conductivity of doped acetylene," J Chem Soc Chem Commun, pp.578–580, 1977.
- [3] NOBEL e-Museum, www.nobel.se/index.html, (2003).
- [4] C. P. Auth and J.D.Plummer, "Scaling theory for cylindrical, fully depleted, Surrounding-gate MOSFETs," IEEE, Electron Device Lett, vol.18, no.2, pp.74-76, Feb.1997.
- [5] Simone Locci, Maurizio Maccioni, Emanuele Orgiu, and Annalisa Bonfiglio, "An analytical model for cylindrical thin-film transistors," IEEE Trans. on electron devices, vol. 54, no. 9, pp. 2362-2368, Sep. 2007.
- [6] G. Horowitz and P. Delannoy, "An analytical model for organic-based thin-film transistors," J. Appl. Phys., vol. 70, no. 1, p. 469, 1991.
- [7] ATLAS User's Manual Device Simulation Software. Silvaco International Ltd., Santa Clara, USA, 2014.
- [8] B. Kumar, B. K. Kaushik and Y. S. Negi, "Static and dynamic characteristics of dual gate organic TFT based NAND and NOR circuits", Journal of Computational Electronics, vol. 13, no. 3, pp. 1-12, Sept. 2014.
- [9] Klauk, H., Lin, Y.Y., Gundlach, D.J., Jackson, T.N.: 'Pentacene thin film transistors and inverter circuits'. Int. Electron Devices Meeting (IEDM- 97) Tech. Dig., pp. 539–542, 1997.



1796