# Design of transparent a-IGZO thin film transistor for AMOLED display S.Suruthi<sup>1</sup>, K.Srinidhi<sup>2</sup>, Rajat ku mar dwibedi<sup>3</sup> 1&2Student of B.E, Department of Electronics and Communication Engineering, Jeppiaar SRR Engineering College, Chennai. Assistant Professor<sup>3</sup>, Jeppiaar SRR Engineering College, Chennai. Abstract—Thin-film transistor(TFT) are key elements for next generation high resolution displays. Transparent amorphous oxide semiconductors especially a-InGaZnO are the most recent TFT materials of interest for driving active matrix displays. In this paper we designed indium-gallium-zinc oxide (a-IGZO) TFT with highly transparent and multilayered gate electrodes using SILVACO TCAD Software which results in reduced RC delay and reduce power consumption by controlling threshold voltage. we obtain threshold voltage of 0.5V and mobility of 11.57 cm2/(V·s). Keywords—Thin-film transistor,a-IGZO,RC delay,multilayered gate electrode. ### I. INTRODUCTION The Hydrogenated amorphous silicon (a-Si:H) thin-film transistor (TFT) has long been the workhorse in the active matrix liquid crystal display (AMLCD) industry. As the most critical element of the entire AMLCD the active matrix backplane commonly consists of a array of a-Si:H TFT pixel electrode circuits which directly drive each individual liquid crystal cell pixel. This approach significantly reduces the pixel crosstalk and allows the LCD display to have a high resolution. The typical a-Si:H TFT has field effect mobility ( $\mu$ eff) of $0.6 \sim 0.8$ cm2/Vs, subthreshold swing of $0.3 \sim 0.4$ V/dec, off-state drain current (ID\_off) below $10^{-13}$ A and on-to-off ratio about $10^{7}$ . These properties are suitable for liquid crystal cell switching but the $\mu$ eff could become insufficient for the new requirements of next generation displays. The other emerging area is active matrix organic light-emitting display (AMOLED) where the organic light emitting diode (OLED) is directly integrated with the TFT pixel electrode circuit. AMOLED avoids the need of backlight and the dynamic range of the AMOLED brightness can be controlled at the pixel level which is ideal for TV applications. In addition it can have an extremely high contrast ratio and delivers much better picture quality than the AMLCD. Despite all these attractive properties AMOLED actually poses more stringent requirement on TFT backplane. Unlike liquid crystal which only required external electrical field to change its phase OLED takes significant amount of current to produce light. The µeff of a-Si:H TFT unfortunately is not high enough to drive a large area AMOLED. ## II. a-IGZO Thin Film Transistor Popular semiconductor materials for flexible TFTS ,such as organic semiconductors and amorphous Silicon (a-Si) have been widely used. However, despite their popularity organic semiconductors exhibit low field effective mobilities in the order of $(0.1 \text{cm}^2 \text{V.s}^{-1})$ and Amorphous Silicon, a-Si exhibits electron mobilities in the order of $(2 \text{cm}^2 \text{V.s}^{-1})$ . Therefore, these low electron mobility values can seriously limit the electrical performance and unit frequency of the device, since both are intimately related to the electron mobility ( $\mu$ )of the channel under conduction. Figure .1 Electronic Structure of Amorphous Semiconductors As an alternative for these materials, Amorphous Oxides semiconductors (AOSs) exhibit high electron mobilities, that are normally in the order of $10 \text{cm}^2 \text{V s}^{-1}$ , making them suitable channel semiconductor for high performance TFTs.It can be easily seen that a-IGZO TFT is currently the only technology which can achieve a desired balance between high mobility and large area uniformity. Although poly-crystalline silicon (poly-Si) TFT has $\mu \text{eff}$ close to $100 \text{ cm}^2/\text{Vs}$ . # III. TFT STRCTURE AND OPERATION A TFT is a field-effect transistor (FET) comprising three terminals (gate, source, and drain) and including semiconductive, dielectric, and conductive layers. The semiconductor is placed between source/drain electrodes and the dielectric is located between the gate electrode and the semiconductor. The main idea in this device is to control the current between drain and source (IDS) by varying the potential between gate and source (VGS) inducing free charge accumulation at the dielectric/semiconductor interface. TFTs can be seen as a class of FETs where main emphasis is on large area and low temperature processing, while metal oxide semiconductor field-effect transistors (MOSFETs) are essentially focused in high performance, at the cost of considerably larger processing temperature. Figure 2, shows TFT structures depending on the positioning of layers. Figure. 2 TFT structures depending on the positioning of layers. Regarding operation and considering n-type TFTs, these can be designated by enhancement or depletion mode depending if threshold voltage (VT) is positive or negative. Enhancement mode is typically preferable because a gate voltage is not necessary to turn off the device. Still, depletion mode devices are also useful for circuit fabrication. When VGS>VT a significant density of electrons is accumulated in dielectric/semiconductor interface and a large IDS starts flowing depending on the drain-to-source potential (VDS). This state is designated by On-state and involves two main regimes depending on the VDS value: - If VDS < VGS \_ VT, the TFT is in linear mode,</li> - If VDS >> VGS VT, the device is in saturation mode. ## IV. DISCUSSION AND RESULTS Figure 3 shows the mesh structure of a-IGZO thin film transistor. An important area for accuracy in modeling is mesh. It is imperative that there are several mesh points in the X and Y direction in this inversion region to model the drain current correctly. Figure 3. Meshing of TFT Figure.4 shows the structure of a-IGZO thin film transistor modeled using Athena Figure 4. structure of a-IGZO thin film transistor Figure.5 shows Id-vg Characterisics of a-IGZO thin film transistor which is obtained by setting the drain voltage to 0.1v and sweeping the gate voltage from 0 to 10v. It is observed that threshold voltage vth of designed a-IGZO thin film transistor reaches 0.5v. Figure 5. Id-Vg Characteristics Figure.6 shows Id vs vd characteristics which is obtained by sweeping the gate potential from 4v to 20v with step size of 4v. Figure 6. Id-vd Characteristics Figure.7 shows transfer curves of varying ITO thickness range from 35nm to 100nm, which shows that performance of TFT depending on the ITO thickness. It was found that when the ITO thickness exceeded 35 nm, the TFT mobility was reduced. Therefore, the ITO thickness was set to less than 35 nm considering the device mobility. | ITO thickness (nm) | 25 | 35 | 45 | 55 | 65 | |-----------------------------------------------|--------|------------|----------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | $\mu_{sat} \left( cm^2 / (V \cdot s) \right)$ | 11.84 | 11.46 | 10.27 | 10.09 | 9.48 | | • . | | | | | | | Table 1. <mark>mobilit</mark> y | accord | ing to thi | cknesses | of ITO | | | _ | | | | | | | ■ Tonyplot | | | | | 3 | | File Edit Plot Tools Production Help | | | | | | | | | | | | The state of s | Figure.7 Transfer curves of varying ITO thickness Figure.8 shows transfer curves with changing the MoO3 thickness from 5 to 10 nm. It was necessary to optimize the MoO3 thickness to yield threshold voltage shift without degradation of the device performance. | | MoO <sub>3</sub> thickness (nm) | $\mu_{sat}$ (cm <sup>2</sup> /(V·s)) | |-----------------------------------------------------------------------|---------------------------------|--------------------------------------| | IGZO / Al <sub>2</sub> O <sub>3</sub> /<br>MoO <sub>3</sub> (x) / ITO | 5 | 10.86 (± 0.255) | | | 10 | $11.32 (\pm 0.235)$ | | | 15 | $9.48 (\pm 0.34)$ | | | 20 | $8.4 (\pm 0.32)$ | | | 25 | $8.86 (\pm 0.535)$ | Table 2. mobility according to thicknesses of MoO3 Figure.8 Transfer curves for varying MoO3 thickness To assess the performance of the optimized electrode, we compared it with ITO gate electrode. The thickness of ITO is 83 nm, which is the same as optimized MIAZ electrode. It shows that threshold voltage of ITO was under 0 V, the threshold voltage of MIAZ exceeded 0 V. The mobility levels of the TFTs with the ITO gate and the MIAZ gate averaged 11.42 and 11.57 cm2/(V·s), respectively. | | ITO | MIAZ | |---------------------------------------------------------------------------|----------|-------| | Average V <sub>th</sub> | -0.08673 | 0.5 | | SS (mV/decade) | 73.90 | 70.21 | | On/off ratio (1012) | 4.463 | 1.515 | | $\mu_{\text{sat}} \left( \text{cm}^2 / (\text{V} \cdot \text{s}) \right)$ | 11.42 | 11.57 | Table 3. Properties of TFTs using ITO and MIAZ gate electrode ## V. CONCLUSION Transparent TFTs based on oxide semiconductors in addition to being transparent have high mobilities and low processing temperatures making them very competitive to existing organic/inorganic TFTs. Highly transparent and low resistive multilayered gate electrodes MoO3/indium—tin oxide (ITO)/Ag/ZnS (MIAZ) playing as the high work function layer, the nonreactive interface layer, the lateral conduction layer, and the index matching layer, respectively have been used for construction of a-IGZO TFT. It provide positive Vth of 0.5 V compared with that with single ITO gate electrode of which Vth is -0.086. ### REFERENCES - [1] Kentaro Miura, Tomomasa Ueda, Nobuyoshi Saito, Shintaro Nakano "Flexible AMOLED Display Driven by Amorphous InGaZnO TFTs" AM-FPD '13(2013),pp 29-32. - [2] Jang Yeon Kwon, Kyoung Seok Son, Ji Sim Jung, Tae Sang Kim "Bottom-Gate Gallium Indium Zinc Oxide Thin-Film Transistor Array for High-Resolution AMOLED Display" IEEE electron device letters (2009), pp 1-3 - [3] Eungtaek Kim, Woo Jae Jang, Woohyun Kim, Junhong Park "Suppressed Instability of a-IGZO Thin-Film Transistors Under Negative Bias Illumination Stress Using the Distributed Bragg Reflectors" IEEE transactions on electron devices (2016),pp 1-6 - [4] Lei Zhou, Miao Xu, Xing-Heng Xia, Jian-Hua Zou, Li-Rong Zhang "Power Consumption Model for AMOLED Display Panel Based on 2T-1C Pixel Circuit" Journal of Display Technology (2016), pp 1-6 - [5] Kazushige Takechi, Mitsuru Nakata, Kazufumi Azuma, Hirotaka Yamaguchi, and Setsuo Kaneko "Dual-Gate Characteristics of Amorphous InGaZnO4 Thin-Film Transistors as Compared to Those of Hydrogenated Amorphous SiliconThin-Film Transistors" IEEE transactions on electron devices, vol. 56, no. 9,(2009),pp2027-2033. - [6] Yun Cheol Han, Myung Sub Lim, Jun Hong Park, and Kyung Cheol Choi, *Member*, "Optical Effect of Surface Morphology of Ag on Multilayer Electrode Applications for OLEDs" IEEE electron device letters, vol. 35, no. 2,(2014),pp238-240. - [7] Sungjun Kim and Jong-Lam Lee, "Design of dielectric/metal/dielectric transparent electrodes for flexible electronics" Journal of Photonics for Energy, Vol. 2, 2012,pp 021215-22 - [8] Yuzheng Guo and John Robertson, "Origin of the high work function and high conductivity of MoO3" applied physics letters,pp 222110-4 - [9] Lilin Liu, Kun Sun, Xiangying Zhang, Dongdong Teng, Gang Wang, "An a-IGZO TFT Pixel Circuit with Improved Current Mirror for Active Matrix Organic Light Emitting Diode Displays" 17th International Conference on Electronic Packaging Technology,pp1-5